This standard leverages existing standards-based test access mechanisms to capture and retrieve flip-flop and array/memory states. This standard defines a methodology for scan and memory/array debug data extraction for effective functional debug of System-on-Chip (SoC) and addresses other essential architectural modifications needed to support this, such as power-management changes. This standard provides a reliable and consistent methodology on trigger-based freezing of SoC scan and array states, and retrieval of those states.
- Standard Committee
- C/TT - Test Technology
- Status
- Active PAR
- PAR Approval
- 2020-09-24
Working Group Details
- Society
- IEEE Computer Society
- Standard Committee
- C/TT - Test Technology
- Working Group
-
Scan and Array Debug - Standard for System-level State Extraction for Functional Validation and Debug
Learn More About Scan and Array Debug - Standard for System-level State Extraction for Functional Validation and Debug - IEEE Program Manager
- Tom Thompson
Contact Tom Thompson - Working Group Chair
- Sankaran Menon Phd
Other Activities From This Working Group
Current projects that have been authorized by the IEEE SA Standards Board to develop a standard.
No Active Projects
Standards approved by the IEEE SA Standards Board that are within the 10-year lifecycle.
No Active Standards
These standards have been replaced with a revised version of the standard, or by a compilation of the original active standard and all its existing amendments, corrigenda, and errata.
No Superseded Standards
These standards have been removed from active status through a ballot where the standard is made inactive as a consensus decision of a balloting group.
No Inactive-Withdrawn Standards
These standards are removed from active status through an administrative process for standards that have not undergone a revision process within 10 years.
No Inactive-Reserved Standards